

### Features

# 16-Channel PWM Constant Current LED Driver For Time-multiplexing Applications

- 3V-5.5V supply voltage
- Constant output current range: 3~45mA
  - 3~45mA @ 5V supply voltage
  - 3~30mA @ 3.3V supply voltage
- Backward compatible with MBI5026 and MBI5030 in package
- 16 constant current output channels
- Built-in 4K-bit SRAM to support time-multiplexing for 1 ~ 8 scans
- 16-bit /14-bit color depth PWM control
- Scan-type Scrambled-PWM technology to improve visual refresh rate
- 6-bit programmable output current gain
- Excellent output current accuracy:

Between channels: <±1.5% (typ.), and

Between ICs: <±3% (typ.),

- Staggered delay of output to reduce EMI
- Maximum data clock frequency: 30MHz
- Schmitt trigger input



### **Product Description**

MBI5050 is designed for LED video applications using internal Pulse Width Modulation (PWM) control with selectable 16-bit / 14-bit color depth. MBI5050 features a 16-bit shift register which converts serial input data into each pixel's gray scale of the output port. Sixteen regulated current ports are designed to provide uniform and constant current sinks for driving LEDs with a wide range of  $V_F$  variations. The output current can be preset through an external resistor. Moreover, the preset current of MBI5050 can be further programmed to 64-step for LED global brightness adjustment.

The innovative architecture with embedded SRAM is designed to support up to 8:1 time-multiplexing applications. User only needs to send the whole frame data once and to store in the embedded SRAM of the LED driver, instead of sending every time when the scan line is changed. It helps save the data bandwidth and achieve high grayscale with very low data clock rate.

With scan-type Scrambled-PWM (S-PWM) technology, MBI5050 enhances Pulse Width Modulation by scrambling the "on" time of each scan line into several "on" periods and sequentially drives each scan line for a short "on" period. The enhancement equivalently increases the visual refresh rate of scan-type LED displays. MBI5050 drives the corresponding LEDs to the brightness specified by image data. With MBI5050, all output channels can be built with 16-bit color depth (65,536 gray scales). Each LED's brightness can be calibrated enough from minimum to maximum brightness with compensated gamma correction or LED deviation information inside the 16-bit image data. When building a 16-bit color depth video, S-PWM technology reduces the flickers and improves the image fidelity. Also, MBI5050 offloads the signal timing generation of the host controller which just needs to feed data into drivers.

### **Block Diagram**



Figure 1

### **Pin Configuration**

| GND         | 1   | 24 | VDD   |
|-------------|-----|----|-------|
| SDI         | 2 🗀 | 23 | R-EXT |
| <b>DCLK</b> | 3   | 22 | SDO   |
| LE 🔳        | 4   | 21 | GCLK  |
| OTUO        | 5   | 20 | OUT15 |
| OUT1        | 6   | 19 | OUT14 |
| OUT2        | 7   | 18 | OUT13 |
| OUT3        | 8   | 17 | OUT12 |
| OUT4        | 9   | 16 | OUT11 |
| OUT5        | 10  | 15 | OUT10 |
| OUT6        | 11  | 14 | OUT9  |
| OUT7        | 12  | 13 | OUT8  |
|             |     |    |       |

MBI5050 GF/GP

### **Terminal Description**

| Pin Name     | Function                                                                                                                               |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------|
| GND          | Ground terminal for control logic and current sink                                                                                     |
| SDI          | Serial-data input to the shift register                                                                                                |
| DCLK         | Clock input terminal used to shift data on rising edge and carries command information when LE is asserted.                            |
| LE           | Data strobe terminal and controlling command with DCLK                                                                                 |
| OUT0 ∼ OUT15 | Constant current output terminals                                                                                                      |
| GCLK         | Gray scale clock terminal Clock input for gray scale. The gray scale display is counted by gray scale clock comparing with input data. |
| SDO          | Serial-data output to the receiver-end SDI of next LED driver                                                                          |
| R-EXT        | Input terminal used to connect an external resistor for setting up output current for all output channels                              |
| VDD          | 3.3V/5V supply voltage terminal                                                                                                        |

### **Equivalent Circuits of Inputs and Outputs**

GCLK, DCLK, SDI terminal



#### **LE Terminal**



#### **SDO Terminal**



### **Maximum Rating**

| Characteri                   | stic    | Symbol           | Rating                    | Unit  |
|------------------------------|---------|------------------|---------------------------|-------|
| Supply Voltage               |         | $V_{DD}$         | 0~7                       | V     |
| Input Pin Voltage (SDI)      |         | V <sub>IN</sub>  | -0.4~V <sub>DD</sub> +0.4 | V     |
| Sustaining Voltage at OUT Po | rt      | $V_{DS}$         | -0.5~17                   | V     |
| Output Current               |         | I <sub>OUT</sub> | +45                       | mA    |
| GND Terminal Current         |         | I <sub>GND</sub> | 720                       | mA    |
| Power Dissipation            | GF Type | Б                | 1.87                      | 10/   |
| (On 4 Layer PCB, Ta=25°C)*   | GP Type | P <sub>D</sub>   | 1.79                      | W     |
| Thermal Resistance           | GF Type |                  | 66.69                     | 90 AA |
| (On 4 Layer PCB, Ta=25°C)*   | GP Type | $R_{th(j-a)}$    | 69.5                      | °C/W  |
| Junction Temperature         |         | $T_{j,max}$      | 150**                     | °C    |
| Operating Temperature        |         | T <sub>opr</sub> | -40~+85                   | °C    |
| Storage Temperature          |         | T <sub>stg</sub> | -55~+150                  | °C    |

<sup>\*</sup>The PCB size is 76.2mm\*114.3mm in simulation. Please refer to JEDEC JESD51.

Note: The performance of thermal dissipation is strongly related to the size of thermal pad, thickness and layer numbers of the PCB. The empirical thermal resistance may be different from simulative value. User should plan for expected thermal dissipation performance by selecting package and arranging layout of the PCB to maximize the capability.

<sup>\*\*</sup> Operation at the maximum rating for extended periods may reduce the device reliability; therefore, the suggested operation temperature of the device is under 125°C.

## Electrical Characteristics(V<sub>DD</sub>=5.0V, Ta=25°C)

|                        | Characteris               | stics                                | Symbol                  | Condi                                                                | tion                   | Min.         | Тур. | Max.         | Unit  |
|------------------------|---------------------------|--------------------------------------|-------------------------|----------------------------------------------------------------------|------------------------|--------------|------|--------------|-------|
| Supply Vo              | oltage                    |                                      | $V_{DD}$                | -                                                                    |                        | 4.5          | 5.0  | 5.5          | V     |
| Sustainin              | g Voltage at              | OUT Ports                            | V <sub>DS</sub>         | OUT0 ~ OUT15                                                         |                        | -            | -    | 17.0         | V     |
|                        |                           |                                      | I <sub>OUT</sub>        | Refer to "Test Circu Characteristics"                                | 3                      | ı            | 45   | mA           |       |
| Output Co              | urrent                    |                                      | I <sub>OH</sub>         | SDO                                                                  |                        | -            | -    | -1.0         | mA    |
|                        |                           |                                      | I <sub>OL</sub>         | SDO                                                                  |                        | -            | -    | 1.0          | mA    |
| lancet \ /alt          | 0.70                      | "H" level                            | V <sub>IH</sub>         | Ta=-40~85°C                                                          |                        | $0.7xV_{DD}$ | -    | $V_{DD}$     | V     |
| Input Volt             | age                       | "L" level                            | V <sub>IL</sub>         | Ta=-40~85°C                                                          |                        | GND          | -    | $0.3xV_{DD}$ | V     |
| Output Le              | Output Leakage Current    |                                      |                         | V <sub>DS</sub> =17.0V                                               |                        | -            | -    | 0.5          | μA    |
| 0.44.14                | Output Voltage SDO        |                                      |                         | I <sub>OH</sub> =-1.0mA                                              | 4.6                    | -            | -    | V            |       |
| Output Vo              | Output Voltage SDO        |                                      |                         | I <sub>OL</sub> =+1.0mA                                              |                        | -            | -    | 0.4          | V     |
| Current S              | Current Skew (Channel)    |                                      |                         | I <sub>OUT</sub> =25mA<br>V <sub>DS</sub> =1.0V                      | R <sub>ext</sub> =560Ω | -            | ±1.5 | ±3.0         | %     |
| Current S              | kew (IC)                  |                                      | $dI_{OUT2}$             | $I_{OUT}$ =25mA<br>$V_{DS}$ =1.0V                                    | R <sub>ext</sub> =560Ω | -            | ±3.0 | ±6.0         | %     |
|                        | oltage Regu               | lation*                              | $\%/dV_{DS}$            | V <sub>DS</sub> within 1.0V and 3.0V,<br>R <sub>ext</sub> =560Ω@25mA |                        | -            | ±0.1 | ±0.5         | % / V |
| Output Co<br>Supply Vo | urrent vs.<br>oltage Regu | lation*                              | $\%/dV_{DD}$            | V <sub>DD</sub> within 4.5V and                                      | d 5.5V                 | -            | ±1.0 | ±2.0         | % / V |
| Pull-down              | Resistor                  |                                      | R <sub>IN</sub> (down)  | LE                                                                   |                        | 250          | 450  | 800          | ΚΩ    |
|                        |                           |                                      | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> =Open, OUT                                          | 0~ OUT15 =Off          | -            | 3.4  | 6.0          |       |
|                        |                           | DCLK=GCLK<br>OHz)                    | I <sub>DD</sub> (off) 2 | $R_{\text{ext}}$ =560 $\Omega$ , $\overline{\text{OUT0}}$            | ~ OUT15 =Off           | -            | 7.7  | 12           |       |
| Supply<br>Current      |                           | ,                                    | I <sub>DD</sub> (off) 3 | R <sub>ext</sub> =360Ω, OUT                                          | -                      | 9.7          | 15   | mA           |       |
|                        |                           | "On" (SDI=10MHz,<br>DCLK=GCLK=20MHz) | I <sub>DD</sub> (on) 1  | R <sub>ext</sub> =560Ω, OUT                                          | 0~0UT15 =On            | -            | 7.8  | 15           |       |
|                        |                           |                                      | I <sub>DD</sub> (on) 2  | R <sub>ext</sub> =360Ω, OUT0                                         | ~ OUT15 =On            | -            | 9.8  | 20           |       |

<sup>\*</sup>One channel on.

## Electrical Characteristics (V<sub>DD</sub>=3.3V, Ta=25°C)

| С                      | haracteris              | tics             | Symbol                       | Cond                                                          | dition                    | Min.         | Тур. | Max.         | Unit  |
|------------------------|-------------------------|------------------|------------------------------|---------------------------------------------------------------|---------------------------|--------------|------|--------------|-------|
| Supply Vo              | Itage                   |                  | $V_{DD}$                     | -                                                             | -                         | 3.0          | 3.3  | 3.6          | V     |
| Sustaining             | Voltage at              | OUT Ports        | $V_{DS}$                     | OUTO ~ OUT15                                                  |                           | -            | -    | 17.0         | V     |
|                        |                         |                  | I <sub>OUT</sub>             | Refer to "Test Circ Characteristics"                          | 3                         | ı            | 30   | mA           |       |
| Output Cu              | rrent                   |                  | $I_{OH}$                     | SDO                                                           | -                         | ı            | -1.0 | mA           |       |
|                        |                         |                  | $I_{OL}$                     | SDO                                                           |                           | -            | -    | 1.0          | mA    |
| Input Valte            | 200                     | "H" level        | $V_{IH}$                     | Ta=-40~85°C                                                   |                           | $0.7xV_{DD}$ | -    | $V_{DD}$     | ٧     |
| Input Volta            | age                     | "L" level        | $V_{IL}$                     | Ta=-40~85°C                                                   |                           | GND          | -    | $0.3xV_{DD}$ | ٧     |
| Output Leakage Current |                         |                  | I <sub>OH</sub>              | V <sub>DS</sub> =17.0V                                        |                           | -            | -    | 0.5          | μΑ    |
| Outrout Ma             | Output Voltage SDO      |                  |                              | I <sub>OH</sub> =-1.0mA                                       | 2.9                       | -            | -    | V            |       |
| Output Voltage SDO     |                         |                  | $V_{OL}$                     | I <sub>OL</sub> =+1.0mA                                       |                           | -            | -    | 0.4          | ٧     |
| Current Sk             | kew (Chann              | nel)             | dl <sub>OUT</sub>            | I <sub>OUT</sub> =25mA<br>V <sub>DS</sub> =1.0V               | R <sub>ext</sub> =560Ω    | -            | ±1.5 | ±3.0         | %     |
| Current Sk             | kew (IC)                |                  | $dI_{OUT2}$                  | $I_{OUT}$ =25mA<br>$V_{DS}$ =1.0V $R_{ext}$ =560 $\Omega$     |                           | ı            | ±3.0 | ±6.0         | %     |
|                        | ltage Regul             | lation*          | $\%/dV_{DS}$                 | V <sub>DS</sub> within 1.0V an<br>R <sub>ext</sub> =560Ω@25mA | -                         | ±0.1         | ±0.5 | % / V        |       |
| Output Cu<br>Supply Vo | rrent vs.<br>Itage Regu | lation*          | $\%/dV_{DD}$                 | V <sub>DD</sub> within 3.0V an                                | nd 3.6V                   | -            | ±1.0 | ±2.0         | % / V |
| Pull-down              | Resistor                |                  | $R_{\text{IN}}(\text{down})$ | LE                                                            |                           | 250          | 450  | 800          | ΚΩ    |
|                        | "(                      | Off"             | I <sub>DD</sub> (off) 1      | R <sub>ext</sub> =Open, OUTO                                  | )~ OUT15 =Off             | -            | 3.2  | 6            |       |
|                        | (SDI=DC                 | LK=GCLK          | I <sub>DD</sub> (off) 2      | $R_{\text{ext}} = 560\Omega, \overline{OUT0}$                 | ) ~ OUT15 =Off            | -            | 7.4  | 12           |       |
| Supply<br>Current      | =0                      | =0Hz)            |                              | R <sub>ext</sub> =360Ω, OUTO                                  | -                         | 9.4          | 15   | mA           |       |
|                        |                         | "On" (SDI=10MHz, | I <sub>DD</sub> (on) 1       | R <sub>ext</sub> =560Ω, OUTO                                  | ) ~ OUT15 =On             | -            | 7.4  | 15           |       |
|                        | DCLK=GC                 | LK=20MHz)        | I <sub>DD</sub> (on) 2       | $R_{\text{ext}}$ =360 $\Omega$ , $\overline{\text{OUTO}}$     | ) ~ <del>OUT</del> 15 =On | -            | 9.4  | 20           |       |

<sup>\*</sup>One channel on.

#### **Test Circuit for Electrical Characteristics**



Figure 2

**Switching Characteristics(V<sub>DD</sub>=5.0V)** 

| Characteristics              |                    | Symbol                   | Condition                                | Min. | Тур. | Max. | Unit |
|------------------------------|--------------------|--------------------------|------------------------------------------|------|------|------|------|
|                              | SDI - DCLK↑        | t <sub>SU0</sub>         |                                          | 5    | -    | -    | ns   |
| Setup Time                   | LE – DCLK↑         | t <sub>SU1</sub>         |                                          | 8    | -    | -    | ns   |
|                              | LE (Vsync)* – GCLK | t <sub>SU2</sub>         |                                          | 7    | -    | -    | ns   |
|                              | DCLK↑ - SDI        | t <sub>H0</sub>          |                                          | 6    | -    | -    | ns   |
| Hold Time                    | DCLK↑ - LE         | t <sub>H1</sub>          | $V_{IH}=V_{DD}$                          | 8    | -    | -    | ns   |
|                              | GCLK – LE (Vsync)* | t <sub>H2</sub>          | $V_{IL}$ =GND<br>$R_{ext}$ =680 $\Omega$ | 7    | -    | -    | ns   |
| Propagation Delay            | DCLK - SDO         | t <sub>PD0</sub>         | $V_{LED}$ =4.0V                          | -    | 25   | 33   | ns   |
| Time                         | GCLK - OUT4n **    | t <sub>PD1</sub>         | $V_{DS}=1V$ $R_{I}=150\Omega$            | -    | 35   | _    | ns   |
|                              | OUT4n + 1 ***      | t <sub>DL1</sub>         | C <sub>L</sub> =10pF                     | -    | 5    | -    | ns   |
| Staggered Delay of<br>Output | OUT4n + 2 ***      | t <sub>DL2</sub>         | $C_1$ =100nF<br>$C_2$ =10µF              | -    | 10   | _    | ns   |
| Catput                       | OUT4n + 3 ***      | t <sub>DL3</sub>         | C <sub>SDO</sub> =10pF                   | _    | 15   | _    | ns   |
| Data Clock Frequency         | <i>!</i>           | F <sub>DCLK</sub>        |                                          | _    | -    | 30   | MHz  |
| Gray Scale Clock Fred        | quency****         | F <sub>GCLK</sub>        |                                          | -    | -    | 33   | MHz  |
| Min. Clock(GCLK or D         | CLK) Pulse Width   | t <sub>W(CLK)</sub>      |                                          | 10   | -    | -    | ns   |
| Ratio of (GCLK freq)/(       | DCLK freq)         | R <sub>(GCLK/DCLK)</sub> |                                          | 20   | -    | -    | %    |
| Output Rise Time of C        | Output Ports       | t <sub>OR</sub>          |                                          | -    | 15   | 25   | ns   |
| Output Fall Time of O        | utput Ports        | t <sub>OF</sub>          |                                          | -    | 15   | 25   | ns   |

<sup>\*</sup> Vsync refers to "Vertical Sync" command. More details can be referred to P12.

<sup>\*\*</sup>Output waveforms have good uniformity among channels.

<sup>\*\*\*</sup>Refer to the Timing Waveform, where n=0, 1, 2, 3.

<sup>\*\*\*\*</sup>With uniform output current.

**Switching Characteristics (V<sub>DD</sub>=3.3V)** 

| Characteristics                      |                    | Symbol                         | Condition                                     | Min. | Тур. | Max.  | Unit |
|--------------------------------------|--------------------|--------------------------------|-----------------------------------------------|------|------|-------|------|
|                                      | SDI - DCLK↑        | t <sub>SU0</sub>               |                                               | 7    | -    | -     | ns   |
| Setup Time                           | LE – DCLK↑         | t <sub>SU1</sub>               |                                               | 10   | -    | -     | ns   |
|                                      | LE (Vsync)* – GCLK | t <sub>SU2</sub>               |                                               | 10   | -    | -     | ns   |
|                                      | DCLK↑ - SDI        | t <sub>H0</sub>                |                                               | 8    | -    | -     | ns   |
| Hold Time                            | DCLK↑ - LE         | t <sub>H1</sub>                | $V_{IH}=V_{DD}$                               | 10   | -    | -     | ns   |
|                                      | GCLK – LE (Vsync)* | t <sub>H2</sub>                | $V_{IL}=GND$ $R_{ext}=680\Omega$              | 10   | -    | -     | ns   |
| Propagation Delay                    | DCLK - SDO         | t <sub>PD0</sub>               | V <sub>LED</sub> =4.0V                        | _    | 30   | 40 ns |      |
| Propagation Delay<br>Time            | GCLK - OUT4n **    | t <sub>PD1</sub>               | $V_{DS}$ =1V<br>R <sub>I</sub> =150 $\Omega$  | _    | 45   | -     | ns   |
|                                      | OUT4n + 1 ***      | t <sub>DL1</sub>               | C <sub>L</sub> =10pF                          | -    | 5    | -     | ns   |
| Staggered Delay of<br>Output         | OUT4n + 2 ***      | t <sub>DL2</sub>               | C <sub>1</sub> =100nF<br>C <sub>2</sub> =10µF | _    | 10   | -     | ns   |
|                                      | OUT4n + 3 ***      | t <sub>DL3</sub>               | C <sub>SDO</sub> =10pF                        | -    | 15   | -     | ns   |
| Data Clock Frequency                 |                    | F <sub>DCLK</sub>              |                                               | _    | -    | 25    | MHz  |
| Gray Scale Clock Freq                | uency****          | F <sub>GCLK</sub>              |                                               | _    | -    | 20    | MHz  |
| Min. Clock(GCLK or DCLK) Pulse Width |                    | ulse Width t <sub>W(CLK)</sub> |                                               | 12   | -    | -     | ns   |
| Ratio of (GCLK freq)/([              | OCLK freq)         | R <sub>(GCLK/DCLK)</sub>       |                                               | 20   | -    | -     | %    |
| Output Rise Time of O                | utput Ports        | t <sub>OR</sub>                |                                               | _    | 25   | 35    | ns   |
| Output Fall Time of Ou               | itput Ports        | t <sub>OF</sub>                |                                               | -    | 25   | 35    | ns   |

<sup>\*</sup> Vsync refers to "Vertical Sync" command. More details can be referred to P12.

### **Test Circuit for Switching Characteristics**



Figure 3

<sup>\*\*</sup>Output waveforms have good uniformity among channels.

<sup>\*\*\*</sup>Refer to the Timing Waveform, where n=0, 1, 2, 3.

<sup>\*\*\*\*</sup>With uniform output current.

### **Timing Waveform**

(1)





#### **Control Command**

|                      | Signals | Combination      | Description                                   |  |  |  |  |
|----------------------|---------|------------------|-----------------------------------------------|--|--|--|--|
|                      |         | Number of DCLK   |                                               |  |  |  |  |
| Command Name         | LE      | Rising Edge when | Action of Command                             |  |  |  |  |
|                      |         | LE is asserted   |                                               |  |  |  |  |
| Data Latch           | Lliah   | 1                | Serial data are transferred to the input data |  |  |  |  |
| Data Lateri          | High    | I                | buffers                                       |  |  |  |  |
| Vovno                | Lliah   | 3                | Vertical Synchronal signal. Display frame     |  |  |  |  |
| Vsync                | High    | 3                | will be updated to output channel             |  |  |  |  |
| Write Configuration* | Lliah   | 4                | Serial data are written to the configuration  |  |  |  |  |
| Write Configuration* | High    | 4                | register                                      |  |  |  |  |
| Road Configuration   | Lliab   | _                | Serial data are read from the configuration   |  |  |  |  |
| Read Configuration   | High    | 5                | register                                      |  |  |  |  |
| Coffware Deapt       | Lliab   | 10               | Reset the behavior of MBI5050 except the      |  |  |  |  |
| Software Reset       | High    | 10               | configuration registers value                 |  |  |  |  |
| Dro Activo           | High    | 1.4              | Pre-Active command needs to be sent           |  |  |  |  |
| Pre-Active           | High    | 14               | before "Write Configuration" command.         |  |  |  |  |

<sup>\*</sup>Those commands can only be activated after Pre-Active command; otherwise, they will be invalid.

**Note:** When the power is on, Vsync command will be valid only after 16 times of "Data Latch" commands have been sent in advance.

The following figures show the waveforms of commands which require or don't require "Pre-Active" ahead.

#### Commands which don't require Pre-Active ahead



#### Commands which require Pre-Active ahead



#### **Waveform of Commands**

The following figures show the waveform of each command. For every command, there must be at least one more DCLK after LE goes low.



Data Latch command is used to latch the 16-bit shift register from SDI to internal SRAM buffer. When this command is received, the last 16 bits data before the falling edge of LE will be latched into SRAM, as shown in the above waveform, and MSB bit needs to be sent first.

Note: GCLK cannot stop during this command. Ratio of GCLK frequency to DCLK frequency should be 20%.



"Vsync" command is used to update frame data on output channels (OUT0~OUT15). There are some timing limitations between signal "LE" and "GCLK"; and please refer to the section of "Vsync Command Operation" for details.

Note: The extra DCLK after LE goes low is required for GCLK DCLK mode. Please refer to "Vsync Command Operation" for detailed information.

#### **Write Configuration**

One more DCLK



"Write configuration" command is used to program the configuration register of MBI5050. The "Pre-Active" command must be sent in advance. When this command is received, the last 16 bits data before the falling edge of LE will be latched into configuration register, as shown in the above waveform, and MSB bit needs to be sent first.



"Read configuration" command is used to read the configuration register of MBI5050. When this command is received, the 16-bit data of configuration register will be shifted out from SDO pin, as shown in the above waveform, and MSB bit will be shifted out first.



"Software reset" command makes MBI5050 go back to the initial state except configuration register value. After this command is received, the output channels will be turned off and will display again with last gray-scale value after new "Vsync" command is received.

## **Definition of Configuration Register**

| MSB |   |   |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F   | Е | D | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |

e.g. Default Value

| Γ | Ē |   | D | _ | D | Λ | 0 | 0 | 7 | 6 | 5         | 1 | 2 | 2 | 1 | Λ |
|---|---|---|---|---|---|---|---|---|---|---|-----------|---|---|---|---|---|
| L | Г |   | ט | ر | Ь | 1 | 5 | 0 | 1 | 0 | ว         | 4 | 3 |   | I | U |
|   | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 6'b101011 |   |   |   |   |   |

Default setting of configuration register is 16'h032B

| Bit | Attribute    | Definition                | Value         | Function                                               |  |  |  |
|-----|--------------|---------------------------|---------------|--------------------------------------------------------|--|--|--|
| F   | Read/Write   | Reserved                  | 0 (Default)   | Reserved. Please set "0".                              |  |  |  |
| E   | Read/Write   | Reserved                  | 0 (Default)   | Reserved. Please set "0".                              |  |  |  |
|     |              |                           | 0 (Default)   | GCLK sent by user                                      |  |  |  |
| D   | Read/Write   | GCLK source               | 1             | Set GCLK=DCLK. Use DCLK to be the source of            |  |  |  |
|     |              |                           |               | GCLK.                                                  |  |  |  |
|     |              |                           | 0 (Default)   | 16-bit Gray scale mode. The 65,536 GCLKs (16-bit)      |  |  |  |
|     |              |                           |               | PWM cycle is divided into 64 sections. Each section    |  |  |  |
|     |              |                           |               | has 1,024 GCLKs.                                       |  |  |  |
| С   | Read/Write   | Gray scale                | 1             | 14-bit Gray scale mode. The 16,384 GCLKs (14-bit)      |  |  |  |
|     | ixead/vviite | mode                      |               | PWM cycle is divided into 16 sections. Each section    |  |  |  |
|     |              |                           |               | has 1,024 GCLKs.                                       |  |  |  |
|     |              |                           |               | User should still send 16-bit data with 2-bit 0 in LSB |  |  |  |
|     |              |                           |               | bits. e.g. {14'h1234, 2'h0}.                           |  |  |  |
| В   | Read/Write   | Reserved                  | 0 (Default)   | Reserved. Please set "0".                              |  |  |  |
|     |              |                           | 000           | 000: 1 scan line                                       |  |  |  |
|     |              |                           | 001           | 001: 2 scan lines                                      |  |  |  |
|     |              |                           | 010           | 010: 3 scan lines                                      |  |  |  |
| A~8 | Read/Write   | Number of scan            | 011 (Default) | 011: 4 scan lines                                      |  |  |  |
| Α-0 | ixeau/vviite | lines                     | ~             | 100: 5 scan lines                                      |  |  |  |
|     |              |                           | 111           | 101: 6 scan lines                                      |  |  |  |
|     |              |                           |               | 110: 7 scan lines                                      |  |  |  |
|     |              |                           |               | 111: 8 scan lines                                      |  |  |  |
| 7~6 | Read/Write   | Reserved                  | 00(Default)   | Reserved. Please set "0".                              |  |  |  |
|     |              | Current gain              | 000000~       | 6'b101011 (Default)                                    |  |  |  |
| 5~0 | Read/Write   | Current gain 1 adjustment | 111111        | Allow 64-step programmable current gain from 12.5 %    |  |  |  |
|     |              | aujustinent               |               | to 200%                                                |  |  |  |

#### **Number of Scan Line**

MBI5050 supports 1 to 8 scan lines. Please set the configuration register bit [A:8] according to the application. The default value '011' is 4 scan lines.

#### **Gray Scale Mode and Scan-type S-PWM**

MBI5050 provides a selectable 16-bit or 14-bit gray scale by setting the configuration register bit [C]. The default value is set to '0' for 16-bit color depth. In 14-bit gray scale mode, users should still send 16-bit data with 2-bit '0' in LSB bits. For example, {14'h1234, 2'h0}.

Configuration register bit [C] also decides the S-PWM mode for scan type. MBI5050 has a smart S-PWM technology for scan type. With S-PWM, the total PWM cycles can be broken into MSB (Most Significant Bits) and LSB (Least Significant Bits) of gray scale cycles. The MSB information can be broken down into many refresh cycles to achieve overall same high bit resolution.

#### Display sequence of 64 scrambles



: Output ports are turned "on".

#### Display sequence of 16 scrambles



: Output ports are turned "on".

#### **GCLK Source**

Users could choose GCLK source by setting the configuration register bit [D]. The default value is '0' that GCLK is controlled by users. The GCLK tracing on PCB could be saved by choosing GCLK=DCLK.

### **Operation Principal**

#### Scan type application structure



The above figure shows the suggested application structure of scan type scheme with 8 scan lines. The gray-scale data are sent by pin "SDI and SDO" with the commands formed by pin "LE" and "DCLK". The output ports from 16 channels ( $\overline{\text{OUT0}} \sim \overline{\text{OUT15}}$ ) will output the PWM result for each scan line at different time, so there must be one "Switch" to multiplex for each scan line. The switching sequence and method and the command usage will be described in the following section.

#### **Initialization Sequence**

At initialization, users need to program the configuration register, if the default value of the register is not what they want. Then, the users need to send the gray scale data by the number of "Data Latch" commands (16 x number of scan lines), and then send one Vsync command to start to display.

For the initial sequence, users should only send Vsync command after 50 GCLKs of the last "Data Latch" command as shown in the below waveform. The display data will not start until first Vsync command is ready. The GCLK must be stopped before Vsync command is set, and there are some timing limitations which will be described in detail in the following section.

#### Start to display data for initial case



#### **Vsync Command Operation**

"Vsync" command is set when users want to update the image frame. Below waveforms show the Vsync command to update the frame, when GCLK is independent of or equal to DCLK.

#### If GCLK ≠ DCLK:

### Update new frame for Vsync (GCLK DCLK)

Stop DCLK or don't send Latch data during dead time



There are limitations for users to follow:

- a.) Since the gray scale data needs time to pre-read from SRAM to internal display buffer after last Data Latch command, there should be at least 50 GCLKs before the Vsync command is sent Note: More details about SRAM memory structure can be referred to the section of Memory Structure.
- b.) It is suggested for controller to keep one GCLK counter (from 0~1024), which will preset to 1024 at the falling edge of LE of Vsync command and restart from 0 at next GCLK.
- c.) Since Vsync is the LE clock domain, there is a timing limitation between LE and GCLK. The GCLK should stop before Vsync command is sent. The setup and hold time between LE's falling edge and GCLK's rising edge must meet the t<sub>SU2</sub> and t<sub>H2</sub>, respectively.

- d.) The GCLK also needs to stop for dead time. The dead time is the time interval between scan lines, and is controlled by stopping GCLK. When Vsync command is set, the frame will be updated. The scan line needs to be switched (by controller) from scan line *k* to scan line 0, too.
- e.) DCLK can either stop or not when there is no command.
- f.) During dead time, user needs to either stop DCLK or cannot send "Data Latch" command.
- g.) The new data will be loaded to internal display buffer at Vsync command. But it will start to display after dead time is finished.

#### If GCLK = DCLK

The control behavior is a little different from above:

- a.) The DCLK cannot stop after finishing sending command due to DCLK also acts as GCLK.
- b.) The DCLK needs to stop after finishing sending Vsync command for dead time. Of course, the setup and hold time between LE's falling edge and GCLK's rising edge must meet the t<sub>SU2</sub> and t<sub>H2</sub>, too.
- c.) The stop point of DCLK for Vsync command can only be set before GCLK counter is < 1023.





#### **Switch Scan Line Inside Each Frame**

For the control of scan line switch, users should count in the same way of MBI5050's GCLK counter and switch each scan line when MBI5050 GCLK counter counts to 1023, and please refer to the section of Gray Scale Mode and Scan-type S-PWM for the multiplexing sequence. The dead time is controlled by stopping GCLK. MBI5050 will turn off output channels when GCLK counter value equals to 1024 during dead time.



#### **Summary**

The control sequence is described as below:

- 1. Users program the configuration register by "Write Configuration" command.
- 2. Users send gray scale data by the number of "Data Latch" commands (16 x number of scan lines).
- 3. After last "Data Latch" command, users must wait for more than 50 GCLKs before sending Vsync command. If it is not the first frame, users should send Vsync command according to the frame rate. For example, if the frame rate is 60, users should wait for 1/60 seconds. When users send Vsync command, the related timing limitations must be followed.
- 4. When users send Vsync command, the scan line needs to start to count from 0. GCLK counter needs to be pre-set to 1024 and stops GCLK for dead time.
- 5. During the frame display period, users need to keep one GCLK counter (0~1024) and switch scan line and insert dead time (by stopping GCLK) when GCLK counter counts to 1023.

- 6. During dead time (for both sending Vsync command or when GCLK counter equals to 1024), it's not allowed to send "Data Latch" command.
- 7. The gray scale data of the next frame may be sent after Vsync command is sent.
- 8. It's strongly recommend that "Write Configuration" command should be sent periodically to avoid system noise interference.

#### Visual Refresh Rate

In 16-bit S-PWM mode, the visual refresh rate will be improved by 64x, if the data is
In 14-bit S-PWM mode, the visual refresh rate will be improved by 16x, if the data is
16.

The formula of visual refresh rate is:

Visual refresh rate = GCLK frequency / [(1024 GCLK + dead time) x number of scan lines]

For example, if there are 4 scan lines with 16-bit scan-type S-PWM, the GCLK frequency is 10MHz. The dead time is 10 GCLK periods. Then the visual refresh rate could be calculated as below:

Visual refresh rate =  $10MHz / [(1024+10) \times 4] = 2418Hz$ .

#### **Data Input Sequence**

The sequence of input data starts from scan line 0 first, then scan line 1, and so on.

During each scan line, gray-scale data of channel 15 needs to be sent first, and then channel 14, continuously to channel 0.

Please refer to the section of scan type application structure for scan type scheme.

The following examples are the waveforms with 1 LED driver and 2 cascaded LED drivers respectively.

#### 1x IC, 4 scan lines

For only one LED driver used, there are 16 bits for each channel, and note that MSB bit is sent first.

#### 1xIC, 4 scan lines DCLK / SDI 15 14 15 X 14 X 15 14 15 X 14 ►ch15. ► ch0. ► ch15. scan line3 scan line3 scan line0 scan line( LE Data Latch Data Latch Data Latch Data Latch/

#### 2x ICs, 4 scan lines

For two LED drivers cascaded, there are 16 bits for each LED driver, so there are 32 bits for each channels, first 16 bits (bit31 ~ bit16) is for 2<sup>nd</sup> LED driver, and last 16 bits (bit15 ~ bit0) is for 1<sup>st</sup> LED driver, note that MSB bit is sent first, too.

#### 2xICs, 4 scan lines



#### **Constant Current**

In LED display application, MBI5050 provides nearly no variation in current from channel to channel and from IC to IC. This can be achieved by:

- 1) The typical current variation between channels is less than 1.5%, and that between ICs is less than ±3%.
- 2) In addition, the current characteristic of output stage is flat and user can refer to the figure below. The output current can be kept constant regardless of the variations of LED forward voltages ( $V_F$ ). This guarantees LED to be performed on the same brightness as user's specification.





Figure 4

### **Setting Output Current**

The output current ( $I_{OUT}$ ) is set by an external resistor,  $R_{ext}$ . The default relationship between  $I_{OUT}$  and  $R_{ext}$  is shown in the following figure.



Also, the output current can be calculated from the equation:

 $V_{R-EXT}$ =0.61Volt x G x H;  $I_{OUT}$ = $V_{R-EXT}$ / $(R_{ext} x H)x25.0$ 

HC=1=>H=1 (Please refers to Current Gain Adjustment section for "HC" description)

HC=0=>H=4

Whereas  $R_{ext}$  is the resistance of the external resistor connected to R-EXT terminal and  $V_{R-EXT}$  is its voltage. G is the digital current gain, which is set by the bit 5 ~ bit 0 of the configuration register. The default value of G is 1. For your information, the output current is about 22.4mA when  $R_{ext}$ =680 $\Omega$  if G is set to default value 1. The formula and setting for G are described in next section.

### **Current Gain Adjustment**





The 6 bits (bit 5~bit 0) of the configuration register set the gain of output current, i.e., G. As total 6-bit in number, i.e., ranging from 6'b000000 to 6'b111111, these bits allow user to set the output current gain up to 64 levels. These bits can be further defined inside configuration register as follows:

| F | Е | D | С | В | Α | 9 | 8 | 7 | 6 | 5  | 4   | 3   | 2   | 1   | 0   |
|---|---|---|---|---|---|---|---|---|---|----|-----|-----|-----|-----|-----|
| - | - | - | 1 | 1 | 1 | 1 | ı | - | ı | НС | DA4 | DA3 | DA2 | DA1 | DA0 |

- 1. Bit 5 is HC bit. The setting is in low current band when HC=0, and in high current band when HC=1.
- 2. Bit 4 to bit 0 are DA4 ~ DA0.

The relationship between these bits and current gain G is:

HC=1, D=(65xG-33)/3

HC=0, D=(256xG-32)/3

and D in the above decimal numeration can be converted to its equivalent in binary form by the following equation:  $D = DA4x2^4 + DA3x2^3 + DA2x2^2 + DA1x2^1 + DA0x2^0$ 

In other words, these bits can be looked as a floating number with 1-bit exponent HC and 5-bit mantissa DA4~DA0. For example,

HC=1, G=1.246, D=(65x1.246-33)/3=16

the D in binary form would be:

 $D=16=1x2^4+0x2^3+0x2^2+0x2^1+0x2^0$ 

The 6 bits (bit 5~bit 0) of the configuration register are set to 6'b110000.

### Staggered Delay of Output

MBI5050 has a built-in staggered circuit to perform delay mechanism. Among output ports exist a incremental 5ns delay time among  $\overline{OUT4n}$ ,  $\overline{OUT4n+1}$ ,  $\overline{OUT4n+2}$ , and  $\overline{OUT4n+3}$ , by which the output ports will be divided to four groups at a different time so that the instant current from the power line will be lowered.

### **Package Power Dissipation (PD)**

The maximum allowable package power dissipation is determined as  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ . When 16 output channels are turned on simultaneously, the actual package power dissipation is

 $P_D(act)=(I_{DD}xV_{DD})+(I_{OUT}xDutyxV_{DS}x16)$ . Therefore, to keep  $P_D(act)\leq P_D(max)$ , the allowable maximum output current as a function of duty cycle is:

 $I_{OUT} \! = \! \{ \! [(Tj \! - \! Ta)/R_{th(j \! - \! a)}] \! - \! (I_{DD}xV_{DD}) \! \} \! / V_{DS} \! / \! Duty \! / \! 16, \text{ where Tj} \! = \! 150^{\circ}C.$ 

Please see the follow table for  $P_D$  and  $R_{th(j-a)}$  for different packages:

| Device Type | $R_{th(j-a)}$ (°C/W) | $P_{D}(W)$ |
|-------------|----------------------|------------|
| GF          | 66.69                | 1.87       |
| GP          | 69.5                 | 1.79       |

The maximum power dissipation,  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ , decreases as the ambient temperature increases.



### LED Supply Voltage (V<sub>LED</sub>)

MBI5050 is designed to operate with  $V_{DS}$  ranging from 0.4V to 1.0V (depending on  $I_{OUT}$ =3~45 mA) considering the package power dissipating limits.  $V_{DS}$  may be higher enough to make  $P_{D \text{ (act)}} > P_{D \text{ (max)}}$  when  $V_{LED}$ =5V and  $V_{DS}$ = $V_{LED}$ - $V_F$ , in which  $V_{LED}$  is the load supply voltage. In this case, it is recommended to use the lowest possible supply voltage or to set an external voltage reducer,  $V_{DROP}$ .

A voltage reducer lets  $V_{DS}=(V_{LED}-V_F)-V_{DROP}$ .

Resistors or Zener diode can be used in the applications as shown in the following figures.





Figure 5

### **Switching Noise Reduction**

LED drivers are frequently used in switch-mode applications which always behave with switching noise due to the parasitic inductance on PCB. To eliminate switching noise, refer to "Application Note for 8-bit and 16-bit LED Drivers- Overshoot".

### Soldering Process of "Pb-free" Package Plating\*

Macroblock has defined "Pb-Free" to mean semiconductor products that are compatible with the current RoHS requirements and selected 100% pure tin (Sn) to provide forward and backward compatibility with both the current industry-standard SnPb-based soldering processes and higher-temperature Pb-free processes. Pure tin is widely accepted by customers and suppliers of electronic devices in Europe, Asia and the US as the lead-free surface finish of choice to replace tin-lead. Also, it adopts tin/lead (SnPb) solder paste, and please refer to the JEDEC J-STD-020C for the temperature of solder bath. However, in the whole Pb-free soldering processes and materials, 100% pure tin (Sn) will all require from 245 °C to 260°C for proper soldering on boards, referring to JEDEC J-STD-020C as shown below.



| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm³<br>2000 |
|-------------------|--------------------------------|------------------------------------|--------------------|
| <1.6mm            | 260 +0 °C                      | 260 +0 °C                          | 260 +0 °C          |
| 1.6mm – 2.5mm     | 260 +0 °C                      | 250 +0 °C                          | 245 +0 °C          |
| 2.5mm             | 250 +0 °C                      | 245 +0 °C                          | 245 +0 °C          |

<sup>\*</sup>Note: For details, please refer to Macroblock's "Policy on Pb-free & Green Package".

### **Package Outline**



MBI5050 GF Outline Drawing



MBI5050 GP Outline Drawing

Note: The unit for the outline drawing is mm.

### **Product Top Mark Information**



### **Product Revision History**

| Datasheet version | Device Version Code |
|-------------------|---------------------|
| V1.00             | A                   |
| V1.01             | A                   |
| V1.02             | A                   |
| V1.03             | A                   |

### **Product Ordering Information**

| Part Number | "Pb-free & Green"<br>Package Type | Weight (g) |
|-------------|-----------------------------------|------------|
| MBI5050GF   | SOP24-236-1.00                    | 0.28       |
| MBI5050GP   | SSOP24-150-0.64                   | 0.11       |

#### **Disclaimer**

Macroblock reserves the right to make changes, corrections, modifications, and improvements to their products and documents or discontinue any product or service without notice. Customers are advised to consult their sales representative for the latest product information before ordering. All products are sold subject to the terms and conditions supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

Macroblock's products are not designed to be used as components in device intended to support or sustain life or in military applications. Use of Macroblock's products in components intended for surgical implant into the body, or other applications in which failure of Macroblock's products could create a situation where personal death or injury may occur, is not authorized without the express written approval of the Managing Director of Macroblock. Macroblock will not be held liable for any damages or claims resulting from the use of its products in medical and military applications.

Related technologies applied to the product are protected by patents. All text, images, logos and information contained on this document is the intellectual property of Macroblock. Unauthorized reproduction, duplication, extraction, use or disclosure of the above mentioned intellectual property will be deemed as infringement.